JPH0317143B2 - - Google Patents

Info

Publication number
JPH0317143B2
JPH0317143B2 JP59061524A JP6152484A JPH0317143B2 JP H0317143 B2 JPH0317143 B2 JP H0317143B2 JP 59061524 A JP59061524 A JP 59061524A JP 6152484 A JP6152484 A JP 6152484A JP H0317143 B2 JPH0317143 B2 JP H0317143B2
Authority
JP
Japan
Prior art keywords
buffer
read
data
storage device
main memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP59061524A
Other languages
English (en)
Japanese (ja)
Other versions
JPS60205647A (ja
Inventor
Yasushi Yokoyama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Electric Co Ltd filed Critical Nippon Electric Co Ltd
Priority to JP59061524A priority Critical patent/JPS60205647A/ja
Publication of JPS60205647A publication Critical patent/JPS60205647A/ja
Publication of JPH0317143B2 publication Critical patent/JPH0317143B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Executing Machine-Instructions (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
JP59061524A 1984-03-29 1984-03-29 デ−タ処理装置 Granted JPS60205647A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP59061524A JPS60205647A (ja) 1984-03-29 1984-03-29 デ−タ処理装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP59061524A JPS60205647A (ja) 1984-03-29 1984-03-29 デ−タ処理装置

Publications (2)

Publication Number Publication Date
JPS60205647A JPS60205647A (ja) 1985-10-17
JPH0317143B2 true JPH0317143B2 (en]) 1991-03-07

Family

ID=13173568

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59061524A Granted JPS60205647A (ja) 1984-03-29 1984-03-29 デ−タ処理装置

Country Status (1)

Country Link
JP (1) JPS60205647A (en])

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5084837A (en) * 1988-01-22 1992-01-28 Sharp Kabushiki Kaisha Fifo buffer with folded data transmission path permitting selective bypass of storage
JP2595332B2 (ja) * 1988-11-02 1997-04-02 三菱電機株式会社 ネットワーク・システムのデータ転送方式

Also Published As

Publication number Publication date
JPS60205647A (ja) 1985-10-17

Similar Documents

Publication Publication Date Title
JPH0317143B2 (en])
JPH02500692A (ja) マルチプロセッサコンピュータにおける演算要素の統合
JPS6136845A (ja) シングルチツプマイクロコンピユ−タ
JP3266610B2 (ja) Dma転送方式
JPS61201338A (ja) デ−タフロ−処理装置
JPS59123974A (ja) ベクトルデ−タ記憶制御方式
KR830001847B1 (ko) 복수의 마이크로세서를 제어하는 시스템
JPS588366A (ja) メモリモジユ−ルシステム
JP2555580B2 (ja) 記憶装置制御方式
JPS61161560A (ja) メモリ装置
JPS60247767A (ja) 共有メモリの読出し書き込み動作の同時入出力方式
JPS6210757A (ja) プロセツサ制御方式
JPS59111563A (ja) マルチプロセツサの制御方式
JPS6217777B2 (en])
JPS6039265A (ja) デ−タ転送方式
JPH0210453B2 (en])
JPH0477945B2 (en])
JPH0361225B2 (en])
JPS62245462A (ja) メモリアクセス制御装置
JPH02217924A (ja) データ処理装置のストア処理方式
JPS59211125A (ja) メモリ制御方式
JPH0690711B2 (ja) メモリアクセス制御方式
JPS59191633A (ja) 入出力装置のデ−タ転送優先順位指定方式
JPS61166670A (ja) サ−ビスプロセツサバス切り替え方式
JPH0424733B2 (en])

Legal Events

Date Code Title Description
EXPY Cancellation because of completion of term