JPH0317143B2 - - Google Patents
Info
- Publication number
- JPH0317143B2 JPH0317143B2 JP59061524A JP6152484A JPH0317143B2 JP H0317143 B2 JPH0317143 B2 JP H0317143B2 JP 59061524 A JP59061524 A JP 59061524A JP 6152484 A JP6152484 A JP 6152484A JP H0317143 B2 JPH0317143 B2 JP H0317143B2
- Authority
- JP
- Japan
- Prior art keywords
- buffer
- read
- data
- storage device
- main memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Executing Machine-Instructions (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59061524A JPS60205647A (ja) | 1984-03-29 | 1984-03-29 | デ−タ処理装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59061524A JPS60205647A (ja) | 1984-03-29 | 1984-03-29 | デ−タ処理装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS60205647A JPS60205647A (ja) | 1985-10-17 |
JPH0317143B2 true JPH0317143B2 (en]) | 1991-03-07 |
Family
ID=13173568
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59061524A Granted JPS60205647A (ja) | 1984-03-29 | 1984-03-29 | デ−タ処理装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS60205647A (en]) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5084837A (en) * | 1988-01-22 | 1992-01-28 | Sharp Kabushiki Kaisha | Fifo buffer with folded data transmission path permitting selective bypass of storage |
JP2595332B2 (ja) * | 1988-11-02 | 1997-04-02 | 三菱電機株式会社 | ネットワーク・システムのデータ転送方式 |
-
1984
- 1984-03-29 JP JP59061524A patent/JPS60205647A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS60205647A (ja) | 1985-10-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0317143B2 (en]) | ||
JPH02500692A (ja) | マルチプロセッサコンピュータにおける演算要素の統合 | |
JPS6136845A (ja) | シングルチツプマイクロコンピユ−タ | |
JP3266610B2 (ja) | Dma転送方式 | |
JPS61201338A (ja) | デ−タフロ−処理装置 | |
JPS59123974A (ja) | ベクトルデ−タ記憶制御方式 | |
KR830001847B1 (ko) | 복수의 마이크로세서를 제어하는 시스템 | |
JPS588366A (ja) | メモリモジユ−ルシステム | |
JP2555580B2 (ja) | 記憶装置制御方式 | |
JPS61161560A (ja) | メモリ装置 | |
JPS60247767A (ja) | 共有メモリの読出し書き込み動作の同時入出力方式 | |
JPS6210757A (ja) | プロセツサ制御方式 | |
JPS59111563A (ja) | マルチプロセツサの制御方式 | |
JPS6217777B2 (en]) | ||
JPS6039265A (ja) | デ−タ転送方式 | |
JPH0210453B2 (en]) | ||
JPH0477945B2 (en]) | ||
JPH0361225B2 (en]) | ||
JPS62245462A (ja) | メモリアクセス制御装置 | |
JPH02217924A (ja) | データ処理装置のストア処理方式 | |
JPS59211125A (ja) | メモリ制御方式 | |
JPH0690711B2 (ja) | メモリアクセス制御方式 | |
JPS59191633A (ja) | 入出力装置のデ−タ転送優先順位指定方式 | |
JPS61166670A (ja) | サ−ビスプロセツサバス切り替え方式 | |
JPH0424733B2 (en]) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EXPY | Cancellation because of completion of term |